Chip back potential is the level which bulk silicon is maintained by on-chip connection, or it is the level to which the chip back must be connected when specifically stated below. If no potential is given the chip back should be isolated.

![](data:image/png;base64,iVBORw0KGgoAAAANSUhEUgAAA54AAAGjAQMAAAB+Olj+AAAAAXNSR0IArs4c6QAAAARnQU1BAACxjwv8YQUAAAAGUExURQAAAP///6XZn90AAAAJcEhZcwAAIdUAACHVAQSctJ0AAAhJSURBVHja7d2/bttGGADw73SGz4NreujgITCdJ2iADnUAw/QbdC7QwUAeoO7mwTApaPDWduvQwWMfogVC10PGDFmyhUUGLwnAJEMZhL7rd5RFiRIlitLdUX/uAgdOTPGn7/58PB5lEoT5klrUoha1qEUtalGLWnRJUN6CesVXgdY0wWsCdZtAHYvWQVlx+8odKkGn2IlFZ0fdeihvAm2kernbBOpY1KJLi7oWrYM2knuXoSOldpzqRFPbpha1qEUtalGLWnTBUdYAmq5NpBa16MKhHOAEYAvg2QtzaJovl5MmUGgE9ZtA5SWm/RPW+Xjs//HPz39/X7w+oQkdLdpQFkLr63e+8MJR1J8TvRuH5nWoDH2Z//tmZINhNFKDhgMvCwyi+UXPkSbm+lBahXLVaDKQ2wyip/nrRkdQTVRMiaZwkb8uMIde5j2pbRLtLSW/Hd6Aa0PF+IvKujoSBxFUoQPjVM2hDb+CgU25Pw9ao3pD3PRWhI7ADhW7plAasUAA45BCxAyhEY0o9mHKccj2c+JM6JRnbdiRIoKd8lwJyuqhZ3uEY7i7pATlWtAY0X0csJfwqIgyI+iRUfTUJIpfMaJhtDOEvhFaI40hIVGGHsNlhl5HG0dOH021oDH58BDpJUbNACJ4NIBqiZTEVMSbiPpwgegmQAh7jtA5ZPwMxbmSjPQCx2yGbumN1I8kmkIW6XkvUihHhTKUJlSebXcjjWFDnnhvzdSRrqZGQ4k+RJqje6z/zrVUL40L6GbWezWjWaRJC1EP0QTRs7cul2saXDOaDRmJDm6gEQ0YVm+WHHyDqJOYR0GioUk0m+Fj9YbbU6NJcbbtzYJegCfRrYfkMBGNS1AYWGGZGj3E7EvlybGcI52XLdH0J+4ZGitAQR5nJLqPx9PDUtSpQPOWptOh2Zl4lKGP8M9e2QnRUJvOjwYADEURtTJyt9AvpkWd+qiLZ4AiYjJSdsQmRhqrQUN4jAE8E4kbjm4wLcpqovn33ifzaGmx6LqgyXi0ow0dKYFSVJQmfEPoYkdK1aHCWWiUaUE9YyhvIlLeRJs2g7KFRq8sWh8VVWjelApzb2VG0oHyJlCx2ChdHdQzhvK1qV7OTKI9jYjnv36R30QG0WwafyI/CWWwTfsnEAaSA7eoKfTgCZwenJRupmeGH8F3mP+ej9tKzww/mXz7Aj2RVqF0aPtlRv3p0Eaqt6MWffGOHWXfv78Xn/ynseuJD7rRvGwXF3M2HKGvescWKgxEOhmlFq2D0ibQKSPVlPCnRFd+yKhdkKzbkUyibPnRRWvTlv5IGzmI+xZdOdR2JIsqQU12pCuLWtSiFlWBLu/qSiPVy9YGbaQjLUXvXYUFSYtqQOnaoLZ6Vw+1ycGiFl0i1ORCB20CXcO1QYuuHmqXXnWg1KIrh9qMtLYoMYh272pGBm5gZSAN9m+l5mlByz8gvoqovzjoQQ91DaJxA5HmtyBLDKJ5Ikr0VK83EU2VoiNLOuFXdy8PZSsyxg9NocHwx4IsOgfKFgKFxUHzcdpeG7RjUZ3oCnWkoFm0BZum0AiOvvWPHO+b/0TZQVwPWiidEbSztOjki0EdPdU7Gb3Nd2Qw0hxVWr2czYdG3FeOjrbp0F3kYXsGtHbvLXakpOxxvrrRuAk02pgJnfzZldEhM4T+FKhHOxVo6Ecm0OIt38OyX2ZX36ZFNOifuOpEi9Ub+POh/kR0TJsGXqoRHVe9rhF0KFKHe+L3PufLX+NXfzwtJvyACC/F93sXO19YKG+tHTjaZw4Bggm4MQlZTINLIAJonaOMPwsa4nuNwIlJhCgcA+FToXRO1BHhLksQxQPOYYvwTTJ3pO1KlIrwnCYkztBNSKdBK3rvTQUaYSuGFyR9QBmkDlG4TFeO4vFUBD30BNHEAe0ohucHlw9ofOYgGmhHU5w5gESTLtpG1NfVpnyXXd9+Edd4YulCL1IROzdY3/pQoABnOF4CiUKGEhE5oiZampHGVW8q0VM5SGEf/CLqqUuD3hBKJMoQ2SmgkYJIx2Wkh0jZNUd0sHqj7UBoRh1XZGjSR535pyvtSjTcgQtEcchQVejE3oso9pz9DI0VolXJAVEZadpH2fzz3ir0SmCyveyhMZsSnW3I9H8uUZmRaBeNGfcNoO4ASvkZTTWgt4Wft/G0Iju0Zfehj0l6TmIN6PAMP/LCI5pCiLMH3EmcwKn26g2c0A/3GAegsTx6g7wVvf4pqHxqg0QJolyitA46WtxqVF6hx3mvgD1AVMh5L1OIllfvTmZ4IjjM0NCpOcOfCXVDT56kiliIe5HdGgz/Qzd6jZpM0J/z//lca5luJrS0qEfb+tHRhK92ZdskOjnSQA86OdKgNxsOTEbqNYG6Fp0LrehIvXtLgp6rFeVo77oX6EuDZEP+vQtwdOqmMvNFRCc6piQ5KhpASQNomqMqe++415MibgTttaVZNGgE7SaF2CgadlOSnk+9jisPT2Hsf77XRKRJ9+fEKJqSrFH7o9kImj1ZZuABnybalGfP5hh4fqrKg/hYNKJS7j9J1EDuxe6boZ5ZNCaw/6NxNDu6+2bRtAk0C3Vg1fvWokrRRAPKKvcBrwZ3Yggtlo5FdaLtJtCbpUVpTbRt0YVH16f3NpIcGmnTztqgNjmMKzdLi65P762L3iwtSi06pijpSOU7udeLdi9s0dfe+88XeFb4g/jzbbgjl/N/OwXYPv7XSXwNKExTTvDr7tMdefWXQbRfiEWVoNQYKq9APXlN3qTHVNx/PHx668EBKb4XFWgIrctt2G0R57F4I8Rd/3Fxg6X7OYZfcPR4KlANxaIWtahFLWpRi1rUoouBivR/VLdP7bUMhhcAAAAASUVORK5CYII=)

**Top Material: Al**

**Backside Material: Au**

**Bond Pad Size: .004” X .004”**

**Backside Potential: GATE**

**Mask Ref:**

**APPROVED BY: DK DIE SIZE .013” X .013” DATE: 10/20/21**

**MFG: INTERSIL THICKNESS .008” P/N: 2N4338**

**DG 10.1.2**

#### Rev B, 7/19/02